
简明朝(2000.05-),博士,高聘副研究员
研究方向:模拟集成电路设计、数模混合集成电路设计
教育和工作经历:
2025.07-至今,必赢集团bwin 高聘副研究员
2020.09-2025.07,广东工业大学 工学博士 信息与通信工程
2016.09-2020.07,广东工业大学 工学学士 通信工程
论文:
[1] M. Jian, J. Zheng, X. Kong, B. Sun and C. Guo, “A 73-dB-SNDR 2nd-Order Noise-Shaping SAR With a Low-Noise Time-Domain Comparator,” IEEE Transactions on Circuits and Systems II: Express Briefs, 2024.08.
[2] MingChao Jian, JiWei Zheng, XiangJian Kong, Meng Yuan, ChunBing Guo, A 12-bit SAR ADC with a reversible VCM-based capacitor switching scheme, Microelectronics Journal, 2022.10.
[3] M. Jian, J. Zheng, X. Kong, et al, "A 12b 400MSPS 4-Time Interleaved Pipelined-SAR ADC With Fully Differential Bias-enhanced Ring Amplifier" 2024 9th International Conference on Integrated Circuits and Microsystems (ICICM), 2024.08.
[4] Kong X, Xu K, Xie H, Jian M, et al. A 9-GHz Low-In-Band Noise Sub-Sampling-Chopper PLL With Charge-Share Canceling Technique[J]. IEEE Journal of Solid-State Circuits, vol. 60, no. 4, pp. 1384-1396, April 2025.
授权发明专利:
1.简明朝,郭春炳等. 一种低功耗高分辨率电容测量电路,发明授权号号:ZL202110042598.0.
2.简明朝,郭春炳等. 一种基于FVF的三环路无片外电容LDO电路,发明授权号:ZL202111359792.8.
3.简明朝,张春华等. 一种低功耗动态比较器,发明授权号:ZL202310351312.6.
获奖情况:
中国国际大学生创新大赛(2024)银奖